Develops the logic design, register transfer level (RTL) coding, and simulation for an IP required to generate cell libraries, functional units, IP blocks, and subsystems for integration in full chip designs.
Participates in the definition of architecture and microarchitecture features of the block being designed.
Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation.
Reviews the verification plan and implementation to ensure design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.
Supports SoC customers to ensure high-quality integration and verification of the IP block.
Drives quality assurance compliance for smooth IP-SoC handoff.
⢠BS/MS or PhD in Electronics Engineering
⢠Strong in communication, leadership, investigation, problem solving & analytical skill
⢠Proficiency with RTL coding using HDL language(s). Familiarity with logic simulation and debug environments
⢠Knowledge of Spyglass, Synthesis, STA (PT), UPF, UVM, Spice and DFT. Knowledge scripting desirable
altera