At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Role Summary
We are looking for an experienced Analog Design Engineer to drive the design and delivery of highâspeed interface IPs, with a strong emphasis on DieâtoâDie (D2D) interconnects based on the UCIe standard and advanced package technologies. The role requires handsâon ownership from architecture through silicon bringâup, working closely with layout, verification, package, and system teams.
Key Responsibilities
- Architect, design, and deliver highâspeed analog / mixedâsignal circuits for DieâtoâDie and chipletâbased systems, including UCIeâcompliant interfaces.
- Own analog blocks for highâspeed interfaces such as clocking, TX/RX frontâends, termination schemes, biasing, and equalization support circuits.
- Drive architecture definition, feasibility analysis, and design tradeâoffs considering signal integrity, power, noise, and packaging parasitics.
- Perform schematic design, simulation, and optimization across PVT corners using industryâstandard EDA tools.
- Work closely with advanced package teams (2.5D / 3D, interposers, organic substrates) to coâoptimize circuit and package design.
- Support layout reviews, parasitic extraction analysis, and postâlayout signâoff for highâspeed performance.
- Collaborate with AMS verification, digital, and system teams to enable fullâchip integration and validation.
- Participate in silicon bringâup, debug, and characterization, including correlation with simulation results.
- Contribute to design methodology, checklists, and best practices for highâspeed analog and D2D designs.
Required Qualifications
- Bachelorâs or Masterâs degree in Electrical / Electronics Engineering or related field.
- 5+ years of handsâon experience in analog / mixedâsignal IC design.
- Strong experience with highâspeed interface design (e.g., DDR, PCIe, SerDes, DieâtoâDie links).
- Solid understanding of UCIe standard concepts, D2D PHY requirements, and chiplet architectures.
- Experience working with advanced packaging technologies and understanding packageâinduced effects on highâspeed signaling.
- Proficiency in schematicâlevel design, simulation, and debug across PVT corners.
- Strong fundamentals in analog circuit theory, signal integrity, noise analysis, and clocking.
Preferred / NiceâtoâHave Skills
- Direct handsâon experience with UCIe PHY design or integration.
- Exposure to AMS verification flows and mixedâsignal simulation environments.
- Experience with postâsilicon debug and correlation.
- Knowledge of power integrity, thermal considerations, and packageâaware design flows.
- Ability to mentor junior engineers and lead technical discussions.
What Success Looks Like
- Robust, scalable UCIe / D2D analog IPs meeting performance, power, and reliability targets.
- Smooth collaboration across design, verification, and packaging teams.
- Predictable execution aligned with project milestones and KPIs / OKRs.
- Strong ownership mindset from architecture to silicon.
Weâre doing work that matters. Help us solve what others canât.