Qualifications
Minimal qualification requires BS/MS degree EE or CS with [聽 5-7+ years (T4) ] of experience in relevant experience.
As a [Principal Verification Engineer (T4) ] you will be responsible for scheduling, designing, developing, and supporting UVM-based verification environments, processes, and methodologies for IP models of system level memory such as SDRAM (LPDDRx, DDRx, HBMx), DFI PHY, UFS, and complex storage memory models for use on hardware-based verification products.
路Must analyze customer & vendor protocol requirements and execute on highly complex verification projects from requirements through delivery to post-delivery support.
路Must analyze product-wide feature requirements and execute on their verification.
路Must integrate additional related tools and processes鈥攊ncluding coverage, reporting, and regressing鈥攖o build a robust team-level verification structure and competence.聽
Additional responsibilities include the following:
路Researching tools, languages, methodologies and prototype processes to enhance product verification as well as to demonstrate product quality.
路Updating, enhancing, maintaining, and supporting existing system level UVM test environments for memory model products.
路Supporting product (IP Library) regression, OS compliance, process automation, and product release preparation as needed.
Job Responsibilities & Skills: [Principal Verification Engineer (T4) ]
路Candidate must be an Electrical, Electronics or Computer Science Engineer with expert understanding of HDLs and HVLs such as Verilog and SystemVerilog.
路Solid experience in simulation/emulation using these languages. He/ she should have expert working knowledge of EDA tools (Cadence/ Others) with focus towards debugging design/verification problems using these tools.
路Deep experience with 聽UVM, SystemVerilog, and C++.
路Must have solid, deep experience on multiple protocols such as UFS Unipro and MPHY, SDRAM, 聽Ethernet, PCIe, USB3/4, MIPI聽 etc
路Experience with Functional Verification of complex digital systems, e.g. SoC Verification, with a Hardware Verification Language (HVL) like SystemVerilog.
路Experience with Functional Verification of complex protocol-based blocks鈥攅.g. UFS / Unipro/ MPHY verification鈥攚ith a Hardware Verification Language (HVL) like SystemVerilog.
路Experience designing and implementing complex functional verification environments is required.
路Experience in process automation with scripting is required.
Behavioral skills required.
路Possess very strong English verbal and written skills.
路Ability to establish close, collaborative working relationships with team colleagues, peers, customers, vendors, and management.
路Likewise, the ability to execute with strong individual and independent R&D skills.
路Motivation and capacity to mentor less experienced engineers and to participate in cross-functional projects.
路Explore what鈥檚 possible to complete a committed job while maintaining high product quality.
路Work effectively across functions and geographies.
路Participate in team processes; evaluate and recommend process improvements.
Strongly recommended:
路Verification experience using Cadence simulation and/or emulation products is highly desired.
路Experience in memory sub-system or controller verification and operation is strongly recommended.
cadence