We are seeking an experienced Senior Static Timing Analysis (STA) Developer to architect, design, and optimize nextâgeneration timing analysis engines for advanced ASIC and FPGA design flows. This role is ideal for someone who has deep expertise in STA algorithms, largeâscale EDA software development, and performanceâdriven optimization. You will play a key role in building industryâleading STA solutions capable of handling massive SoC designs, complex clocking structures, and modern multiâthreaded compute environments.
Key Responsibilities
Core STA Engine Development
Architect and develop highâperformance STA engines for ASIC and FPGA design flows.
Enhance graphâbased timing analysis algorithms to support complex clock trees, timing exceptions, and multiâdomain clocking.
Improve path search algorithms to reduce memory footprint and accelerate timing path generation.
Ensure high correlation and competitive performance relative to industryâleading STA tools.
Performance, Scalability & Optimization
Identify and eliminate runtime bottlenecks across timing and logic optimization flows.
Optimize PPAâcritical components to achieve bestâinâclass accuracy and runtime balance.
Implement advanced data structures, dynamic memory management, and diskâcaching strategies to support extremely large IC designs (100M+ gates, thousands of clock domains).
Drive multiâthreading enhancements and parallelization strategies for modern compute architectures.
Software Infrastructure & Debugging
Refactor and modernize codebases to improve maintainability, scalability, and multiâthread performance.
Build robust debugging and diagnostic infrastructure to capture detailed customerâside failure information.
Rapidly rootâcause and resolve complex timing and infrastructure issues based on limited customer feedback.
CrossâTool Integration & EDA Ecosystem Support
Develop and maintain interfaces between STA engines and synthesis, P&R, and other EDA tools.
Ensure data integrity and compatibility across internal and external toolchains.
Collaborate with synthesis and optimization teams to deliver cohesive endâtoâend timing closure solutions.
Customer & Product Support
Support customer tapeâouts by ensuring STA robustness, accuracy, and runtime efficiency.
Work with field teams to diagnose customer issues and deliver timely fixes or enhancements.
Contribute to product roadmap discussions based on customer needs and industry trends.
Salary Range
The pay range below is for Bay Area California only. Actual salary may vary based ona number offactors including job location, job-related knowledge, skills, experiences,trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.Â
$178.9K- $259.0KUSD
We use artificial intelligence to screen, assess, or select applicants for the position.Applicants must be eligible for any required U.S. export authorizations.
Required Qualifications
10+ years of experience in EDA software development, with a strong focus on STA or timingârelated engines.
Deep understanding of static timing analysis concepts, algorithms, and data structures.
Strong C/C++ development skills and experience with largeâscale, performanceâcritical codebases.
Experience with multiâthreading, memory optimization, and scalable software architecture.
Proven ability to debug complex issues and deliver highâquality, productionâready code.
Preferred Qualifications
Experience developing commercial STA tools or timing engines within synthesis/P&R flows.
Familiarity with ASIC/FPGA design flows, clocking architectures, and timing exception handling.
Background supporting customer tapeâouts or working directly with customerâreported issues.
Knowledge of diskâcaching strategies, distributed computing, or largeâdesign scalability techniques.â
What We Offer
Opportunity to shape nextâgeneration STA technology used in advanced semiconductor design.
A collaborative environment with deep technical expertise and complex engineering challenges.
The ability to influence architecture, performance strategy, and product direction.
altera