We are seeking a talented and motivated IP Verification Engineer to join our team. In this role, you will be instrumental in ensuring the functional correctness and quality of our IP blocks for use in complex SoCs (System on a Chip). You will collaborate closely with architecture, design, and validation teams to achieve first-pass silicon success.
Key Responsibilities
Collaborate with architects and design engineers to understand IP specifications and define comprehensive verification strategies and detailed test plans.
Develop robust, reusable, and constrained-random verification environments usingSystemVerilogandUVM (Universal Verification Methodology).
Create and implement directed and random test cases and test sequences to exercise design functionality and uncover potential bugs.
Develop verification components, including drivers, monitors, scoreboards, and checkers.
UtilizeSystemVerilog Assertions (SVA)and formal verification methods to enhance bug detection and verify complex properties.
Execute simulation regressions, debug test failures, analyze root causes, and work with designers to implement corrective measures.
Define and track functional and code coverage metrics to ensure verification completeness and drive coverage closure.
Develop automation scripts and infrastructure using languages likePythonorPerlto improve verification efficiency and flows.
Participate in technical reviews of specifications, design documents, and test plans, providing valuable input and feedback.
Required Qualifications
Bachelor's or Master's degree in Electronics Engineering, Computer Engineering, or a related field.
7+ years of experience in ASIC or FPGA design verification.
Expertise in Hardware Description Languages (HDL) likeVerilogor VHDL and Hardware Verification Languages (HVL) such asSystemVerilog.
Strong hands-on experience in developing UVM-based testbenches and verification components.
Proficiency in modern verification methodologies, including coverage-driven verification (CDV) and assertion-based verification (ABV).
Familiarity with industry-standard protocols such asAMBA (AXI, ACE, CHI, APB), PCIe, or Ethernet is a plus.
Experience with simulation and debug tools (e.g.,Synopsys VCS, Cadence Xcelium, Mentor Questa).
Strong scripting skills inPython,Perl, or Tcl for automation and data analysis.
Excellent analytical, problem-solving, and debugging skills.
Strong communication skills and the ability to work effectively in a collaborative, cross-functional team environment.
altera